# An FPGA-based Network Switch using SPI Protocol

HW&SW co-design class project

## Introduction

- Basys3
- PMOD Nic 100 Ethernet ports (ENC424J600 processor)
- SPI protocol
- Vivado 2018.3
- Xilinx SDK



#### Block Design

- Microblaze
- Clock widzard
- Axi\_quad\_spi
- Network filter module



Constraints file<sub>1</sub>

SPI\_0+ l01\_l◀ microblaze\_0\_axi\_periph AXI Quad SPI axi\_quad\_spi\_1 M00\_AXI+ M03\_AXI+ l01\_I◀ M04\_AXI+ SCLK1 M02\_ARESETN M03\_ACLK SS1[0:0] M03 ARESETN AXI Quad SPI M04\_ACLK M04\_ARESETN myNetworkFilter\_0 AXI Interconnect +S00\_AXI s00 axl aclk rst\_clk\_wiz\_1\_100M microblaze 0 microblaze\_0\_local\_memory mb\_reset mdm\_1 + DLMB +INTERRUPT +S\_AXI MBDEBUG\_0+ MicroBlaze: clk\_wiz\_1 axi\_quad\_spi\_2 +ILMB S\_AXI\_ACLK Interrupt mb\_debug\_sys\_rst Debug\_SYS\_Rst = dcm locked SYS\_Rst MicroBlaze Debug Module (MDM) Processor System Reset MicroBlaze ext\_spl\_dk Clocking Wizard lp2intc\_irpt AXI Quad SPI

## HW SW Functionalities Decomposition

#### • Software:

- Setup using Xspi libraries
- Receive packet
- Forward packet
- Hardware
  - Filtering behaviour

## Software Challenges

- Use Xspi library
- Setup phase:
  - Reset
  - Buffer setup
  - Initializing MAC and PHY,
  - Establishing the connection through ETH.
- Implemented methods:
  - Reading and writing from the ENC424J600 memory
  - Receive and forward packet methods
  - Polling ETH interface



Send and receive buffer

## Send packet configuration



head and tail management

Receive buffer

## Hardware Challenges



Hardware Filter diagram block

- Register size 4 bytes
- 16 registers available
- Register12 is a sync register between HW and SW
- MyReg is a temporary register copied inside register15 to indicate wich action the software has to perform

```
process(S_AXI ACLK)
begin
    if rising edge (S AXI ACLK) then
        if(slv reg12(7 downto 0) = "00000001") then
            if(slv reg4(11 downto 0) = "100000000110") then
                myReg <= (C S AXI DATA WIDTH-1 downto 0=> '1');
            elsif(slv reg1(1 downto 0) = "10") then
                myReg <= (0 => '1', others => '0');
            else
                myReg <= (1 => '1', others => '0');
            end if;
            myReq1 <= (2 => '1');
        end if;
        slv reg12 <= (C S AXI DATA WIDTH-1 downto 0 => '0') ;
    end if;
end process;
```

VHDL filtering logic

#### Conclusions

#### Pros

- FPGA advantages: low latency, fast performance, low renewal costs.
- Easy Sw Implementation using Xspi libraries

#### Cons

- Implementation straight forward in SW
- though HW SW split.
- Performances

Thanks!